## ECSE 222 Digital Logic Lab Assignment III

Group 62 Antoine Wang 260766084 Yicheng Song 260763294

### • The state diagram of the FSM

Below is the state diagram of the FSM implemented in our circuit. E represent the enable signal which is active high. D is the direction signal with D=1 defining the up-counting mode and D=0 defining the down-counting mode. R is the active-low reset signal. Note that the state diagram presented is simplified since the reset situation from state B to n is not shown since the complexity of the diagram is already abundant. More specifically, for every stage there should be two additional arrows point to the two initial cases (A and O). When reset is active low and the direction is set to up-counting, one of the arrows should be pointing at A. Similarly, the R=0, D=1, the other arrow points at O.



Figure 1. An illustration of the state diagram of the FSM implemented in the multimode counter

### A description of the FSM circuit

The basic logic behind of the FSM is that we listed all 15 states and defined all successors of each states in the VHDL implementation. In the code segment presented below, in the Process 4 signals are included fir checking each stage. When reset is set to be low, the circuit assigns the current stage with the initial stages (A or O) based on the direction signal. If direction is 0, the circuit will operate in positive direction, thus clear to stage A. On the other hand, when direction is 1, the initial stage assigned to the circuit is O.

Then, when reset is being nullified (R=1), the circuit behaves base on the positive edge of the clock signal (clk). As described in the following "elsif" block, whenever a rising edge is met, the circuit itself select the current stage. Then, in the next layer of "if" statement, enable signal is considered to determine whether the current stage should change or stays the same. If the enable is high, meaning the status is active, the next layer of "if" will be reached. The sequence of the counting by the state machine will be decided based on the input direction signal. '1' will count the series of signal in forward direction and '0' is the backward direction. An example is the case A block presented below. A will proceed to either the stage after it (B) or before it (O) based on the direction signal.

Figure 1. A segment of the states in FSM VHDL implementation

A final step to complete the FSM is that all the tokens from A to O defining each state should be decoded into legitimate output signals containing binary representations. Thus, at the end of the FSM implementation a selection block is added. Based on the current states, the corresponding

binary value will be returned. The 4-bit binary number, named as "count" signal, will later be used in LED decoding.

```
| More | Section | Complete Report | Complete Re
```

Figure 2. The assignment of values based on current states in the FSM VHDL code

# • A discussion of how the FSM circuit was tested, showing representative simulation plots. How do you know that these circuits work correctly?

We test the counter by giving inputs to simulate the real conditions and comparing the simulated results with our expected ones.

Figure 1. Simulation of clock signal with frequency of 50M Hz.

We set the clock signal with frequency of 50 million to simulate the real one by setting the value of clock value changing in period of 10 nanoseconds. The initial reset is set as '0', enable is set as '1' and the direction is '0' for the first 300 nanoseconds. With this group of initial conditions, we can check whether the reset works. As reset is active low and direction is set to '0' the state will be set to A under any condition, which means the output should always be '0001' during this period. After 300 nanoseconds, the reset is set to '1' for testing whether the FSM works properly. Since we have set initial state to A by previous step and direction is '0', the state should be passed to B at the next rising edge of clock signal. By similar manner, the state would be passed to C after B, and so on, which means the output should be the 4-bit binary signal of the number starting from 1 in the queue in order from left to right.

```
reset <= '0';
enable <= '1';
direction <= '0';
wait for 300 ns;
reset <= '1';
  -- code executes for every event on sensitivity list
WAIT;</pre>
```

Figure 2. Simulation of initial condition of inputs: reset, enable and direction.

As can be seen from the simulation plots, two modes are implemented with the testing bench, Figure 3 below demonstrates the modelSim simulation of the code provided in figure 2. The direction is 0 thus the entire circuit counts in the positive direction. In figure 4 the direction signal is tweaked into 1, making the wave to behave in down-counting manner.



Figure 3. FSM simulation plot in up-counting manner.



Figure 4. FSM simulation plot in down-counting manner.

#### A description of the multi-mode counter circuit.

At the very beginning the inputs start, stop, reset which control the progress of the counter, and the input direction which control the direction of the counter, are declared together with the clock signal clk and two 7-segment-coded outputs HEX0 and HEX1.

Figure 1. Declaration of all inputs and outputs.

For building the architecture of multi-mode counter, we first declare a signal buttonEnable for storing the state of start and stop button, a signal innerEn which is produced by clock divider and functioned as enable signal for the FSM, and a 4-bit signal LEDvalue for storing the 4-bit binary output of FSM.

Then the FSM, encoder and clock\_divider are imported and declared for future utilization.

```
signal buttonEnable : std_logic;
signal innerEn: std_logic;
signal LEDvalue: std_logic_vector (3 downto 0);
```

Figure 2. Declaration of signals for the following architecture.

```
component FSM
                         :in std_logic;
:in std_logic;
:in std_logic;
:in std_logic;
   port (enable
           direction
           reset
           c1k
           count
                          :out std_logic_vector(3 downto 0));
end component;
component encoder

    Declare decoder componenent

          (segmentcode : in std_logic_vector(3 downto 0);
segments0 : out std_logic_vector(6 downto 0);
port
                          : out std_logic_vector(6 downto 0));
           seaments1
end component;
                                            -- Declare clock divider componenent
component clock_divider
       Port(enable : in std_logic;
             reset : in std_logic;
                      : in std_logic;
             en_out : out std_logic);
end component;
```

Figure 3. Declarations for importing all components we need.

A clock\_divider stage cd is first constructed for the basic time dividing. It takes the state of button buttonEnable as enable, inputs reset, and clk as reset and clock signal, and produce an innerEn which represent the divider of time.

The FSM stage fsm1 followed the clock\_divider is then built. The innerEn which represent '1' with interval of 1 second is functioned as input enable for the fsm1. With taking the direction value and the reset value together with the clock signal clk, fsm1 should produce a 4-bit binary signal which represent the value of the current state in binary numbers.

With the 4-bit binary signal given by fsm1, we could get the two 7-segment-coded signals HEX0 and HEX1 which represent the binary numbers in digital form by importing them to the Decoder stage.

```
cd: clock_divider port map(buttonEnable, reset, clk, innerEn); --map to a clock divider
fsm1: FSM port map(innerEn, direction, reset, clk, LEDvalue);
Decoder: encoder port map(LEDvalue, HEXO, HEX1);
```

Figure 4. Map to clock\_divider, FSM and encoder.

We store the state of buttons by using the signal buttonEnable. At every rising edge we check the state of the start and stop buttons. If the start button is pressed but the stop one is not then the counter should start counting so the buttonEnable for this condition should be '1', which means when the input start is '0' and stop is '1' then the buttonEnable should be set to '1', vice versa, and for all other conditions the buttonEnable should keep the same as previous state.

```
if (rising_edge(clk)) then
    if(start ='1' and stop = '0') then
        buttonEnable <= '0'; --stop is pressed, enable set to zero, the entire system froze from clock divider
    elsif(start ='0' and stop = '1') then
        buttonEnable <= '1'; -- start is pressed. Clk_divider starts and activate entire system
    else
        buttonEnable <= buttonEnable;
    end if;
end if;</pre>
```

Figure 5. Logic of storing button state.

It should be reminded that the clock\_divider circuit is similar to that of lab2 whereas the encoder circuit is far different from that of lab1. In lab3 we are supposed to display numbers on the board with digital numbers instead of hexadecimal numbers, which means we cannot use the same 7-segment code we used in lab1. As a result, we change the output of encoder to two 7-segment code which should be in the range of 0 to 9.

```
Port ( segmentcode : in std_logic_vector(3 downto 0); segments0 : out std_logic_vector(6 downto 0); --The 7-segment code of the first digit of the state. segments1 : out std_logic_vector(6 downto 0)); --The 7-segment code of the second digit of the state.
```

Figure 6. Declaration of inputs and outputs of encoder circuit.

With the 14-bit signal segments declared, we transfer the 4-bit binary input to relative 14-bit 7-segment-coded signal.

```
signal segments : std_logic_vector(13 downto 0); -- A 14 bits binary signal which the
begin<sup>†</sup>
      process(segmentcode)
begin
              case segmentcode is
                    '01'
                                                                                                                                                                                                         '02'
                                                                                                                                                                                                        '03'
                                                                                                                                                                                                        '04'
                                                                                                                                                                                                          05
                                                                                                                                                                                                         '06'
                                                                                                                                                                                                         07
                                                                                                                                                                                                         '08'
                                                                                                                                                                                                        '09'
                    when "1010" => segments <= "11110011000000"; -- The 14-bit segment code for when "1011" => segments <= "11110011111001"; -- The 14-bit segment code for when "1100" => segments <= "11110010100100"; -- The 14-bit segment code for when "1101" => segments <= "11110010110000"; -- The 14-bit segment code for when "1110" => segments <= "11110010011001"; -- The 14-bit segment code for when "1111" => segments <= "11110010010010"; -- The 14-bit segment code for when others => segments <= "111111111111111"; -- The 14-bit segment code for when others => segments <= "1111111111111111"; -- The 14-bit segment code for
                                                                                                                                                                                                         '10'
                                                                                                                                                                                                         '11'
                                                                                                                                                                                                        '12'
                                                                                                                                                                                                        '13'
                                                                                                                                                                                                          14
                                                                                                                                                                                                       '15'
                                                                                                                                                                                                        '16'
              end case;
      end process;
```

Figure 7. Transfer from 4-bit binary number to relative 14-bit 7-segment-coded number.

By splitting the 14-bit signal into two 7-bit signals, we can express the input number in decimal on the FPGA board.

```
segments1 <= segments(13 downto 7); --Taking the first 7 bits of the 14-bit binary signal as the 7-segment for the first digit.
segments0 <= segments(6 downto 0); --Taking the last 7 bits of the 14-bit binary signal as the 7-segment for the second digit.</pre>
```

Figure 8. Split of the 14-bit signal.

## A discussion of how the multi-mode counter circuit was tested on the FPGA board.

With all codes compiled and mapped, we can have the multi-mode counter circuit tested.

First, we need to check whether all three buttons work correctly. As being set, KEY2 on the board refers to start, KEY1 refers to stop and KEY0 refers to reset. The three buttons are tested by pressing buttons from KEY2 to KEY0 in order. The counter started counting after KEY2 is pressed and stopped after KEY1 is pressed. KEY0 was tested twice to check whether the counter could be reset to correct to correct initial conditions with different directions.

Then the direction switch should be tested. On our board, KEY0 refers to the direction switch. As we've set '0' for upward direction and '1' for downward direction and the switch on FPGA board is active-high, the display on the board should go up when switched down and go down when switched up. The change of direction should be able to implement at any state of the FSM, which means the direction should change whenever the switch changes.

At last we need to check whether all numbers displayed correctly and in the correct order. The numbers should be displayed as 2-bit digital numbers, for instance, 01. The interval between each number should be 1 second and the sequence should be reset to the correct initial condition with reference to current direction.

By checking all these 3 aspects carefully, there is no obvious error.

• A summary of the FPGA resource utilization (from the Compilation Report's Flow Summary) and the RTL schematic diagram for the multi-mode counter circuit. Clearly specify which part of your code maps to which part of the schematic diagram.

Below is the flow summary of the multimode counter circuit. More registers are used comparing to lab 2 since the states of the FSM increased in this lab. More bits need to be stored. However, the resources involved in the implementation is not abundant. Also, the number of used pins in the board is less then lab 2 since only 2 LED lights are activated for the counter to work.



Figure 1: A summary of the FPGA resource utilization (from the Compilation Report's Flow Summary)

#### **Code Mapping and RTL Diagrams:**

Below is the overall RTL diagram of the multimode counter. The blue components are responsible of handling and processing the button and switch input. The logic will tweak the button input to become the enable to be used later in the clock divider. Then, the first sequential component, which is the clock divider, takes the buttonEnable signal along with the reset and clk signal to divide up the 50MHz frequency. The modified frequency, which is 1Hz, are rippled into

the FSM component as enable to trigger the change of different stages. The output is exported at any time into the new decoder that we implement specifically for this lab. The 4-bit binary representation now corresponds to 2 decimal numbers, thus a 14-bit LED representation. The exact mapping code please refer to figure 4 in the fourth section.



Figure 2: RTL diagram of the overall multimode counter circuit

For an entity of the clock divider, the corresponding RTL diagram is presented below. Note that the logic is same as that in lab 2. The reason why the RTL diagram is so extensive is that the increase threshold needs a 26-bit binary number (to represent 49999999). The code and the corresponding circuit diagram are shown as figure 3-4.

Figure 3: VHDL code of the clock divider



Figure 4: RTL diagram of the clock divider

For an entity of the FSM, the RTL diagram is present below. It is quite extensive since 15 cases are included all in the single entity.



Figure 5: RTL diagram of the FSM

For an entity of the decoder, for this lab the modified decoder can handle a single 4-bit input into a 14-bit LED representation. Note that the central segment of the MSB of the LED digit will always be non-active (since number 0 or 1 never lights up the central segment), only 13 multiplexers are needed as shown in the RTL diagram below.



Figure 6: RTL diagram of the decoder (from 01 to 15)